Skip to content

Commit 3b493b7

Browse files
SC llvm teamSC llvm team
SC llvm team
authored and
SC llvm team
committed
Merged main:b9a02765504f8b83701ffffc097531638c4fc22e into amd-gfx:3906fefcb801
Local branch amd-gfx 3906fef Merged main:77fccb35ac08f66d52bb152735e27572bf9f3f93 into amd-gfx:08f1863d2644 Remote branch main b9a0276 [ARM] Add VECTOR_REG_CAST identity fold.
2 parents 3906fef + b9a0276 commit 3b493b7

File tree

3 files changed

+7
-5
lines changed

3 files changed

+7
-5
lines changed

llvm/include/llvm/Config/llvm-config.h.cmake

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -16,7 +16,7 @@
1616

1717
/* Indicate that this is LLVM compiled from the amd-gfx branch. */
1818
#define LLVM_HAVE_BRANCH_AMD_GFX
19-
#define LLVM_MAIN_REVISION 509546
19+
#define LLVM_MAIN_REVISION 509547
2020

2121
/* Define if LLVM_ENABLE_DUMP is enabled */
2222
#cmakedefine LLVM_ENABLE_DUMP

llvm/lib/Target/ARM/ARMISelLowering.cpp

Lines changed: 3 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -15444,6 +15444,9 @@ static SDValue PerformVECTOR_REG_CASTCombine(SDNode *N, SelectionDAG &DAG,
1544415444
if (ST->isLittle())
1544515445
return DAG.getNode(ISD::BITCAST, dl, VT, Op);
1544615446

15447+
// VT VECTOR_REG_CAST (VT Op) -> Op
15448+
if (Op.getValueType() == VT)
15449+
return Op;
1544715450
// VECTOR_REG_CAST undef -> undef
1544815451
if (Op.isUndef())
1544915452
return DAG.getUNDEF(VT);

llvm/test/CodeGen/Thumb2/mve-be.ll

Lines changed: 3 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -278,10 +278,9 @@ define arm_aapcs_vfpcc <4 x i32> @test(ptr %data) {
278278
;
279279
; CHECK-BE-LABEL: test:
280280
; CHECK-BE: @ %bb.0: @ %entry
281-
; CHECK-BE-NEXT: movs r1, #1
282-
; CHECK-BE-NEXT: vldrw.u32 q1, [r0, #32]
283-
; CHECK-BE-NEXT: vdup.32 q0, r1
284-
; CHECK-BE-NEXT: vadd.i32 q0, q1, q0
281+
; CHECK-BE-NEXT: vldrw.u32 q0, [r0, #32]
282+
; CHECK-BE-NEXT: movs r0, #1
283+
; CHECK-BE-NEXT: vadd.i32 q0, q0, r0
285284
; CHECK-BE-NEXT: vrev32.8 q0, q0
286285
; CHECK-BE-NEXT: @APP
287286
; CHECK-BE-NEXT: vmullb.s32 q1, q0, q0

0 commit comments

Comments
 (0)