Skip to content

Commit da0dd13

Browse files
AMDGPU/GlobalISel: add RegBankLegalize rules for select
Uniform condition S1 is AnyExtended to S32 and high bits are cleaned using AND with 1. Divergent S1 uses VCC. Using B32/B64 rules to cover scalars vector and pointer types. Divergent B64 is split to S32.
1 parent 915bee3 commit da0dd13

File tree

5 files changed

+657
-1280
lines changed

5 files changed

+657
-1280
lines changed

llvm/lib/Target/AMDGPU/AMDGPURegBankLegalizeHelper.cpp

Lines changed: 24 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -23,6 +23,7 @@
2323
#include "llvm/CodeGen/MachineInstr.h"
2424
#include "llvm/CodeGen/MachineUniformityAnalysis.h"
2525
#include "llvm/IR/IntrinsicsAMDGPU.h"
26+
#include "llvm/Support/AMDGPUAddrSpace.h"
2627

2728
#define DEBUG_TYPE "amdgpu-regbanklegalize"
2829

@@ -293,6 +294,25 @@ void RegBankLegalizeHelper::lowerSplitTo32(MachineInstr &MI) {
293294
MI.eraseFromParent();
294295
}
295296

297+
void RegBankLegalizeHelper::lowerSplitTo32Sel(MachineInstr &MI) {
298+
Register Dst = MI.getOperand(0).getReg();
299+
LLT DstTy = MRI.getType(Dst);
300+
assert(DstTy == V4S16 || DstTy == V2S32 || DstTy == S64 ||
301+
(DstTy.isPointer() && DstTy.getSizeInBits() == 64));
302+
LLT Ty = (DstTy == V4S16 ? V2S16 : S32);
303+
auto Op2 = B.buildUnmerge({VgprRB, Ty}, MI.getOperand(2).getReg());
304+
auto Op3 = B.buildUnmerge({VgprRB, Ty}, MI.getOperand(3).getReg());
305+
Register Cond = MI.getOperand(1).getReg();
306+
auto Flags = MI.getFlags();
307+
auto Lo =
308+
B.buildSelect({VgprRB, Ty}, Cond, Op2.getReg(0), Op3.getReg(0), Flags);
309+
auto Hi =
310+
B.buildSelect({VgprRB, Ty}, Cond, Op2.getReg(1), Op3.getReg(1), Flags);
311+
312+
B.buildMergeLikeInstr(Dst, {Lo, Hi});
313+
MI.eraseFromParent();
314+
}
315+
296316
void RegBankLegalizeHelper::lower(MachineInstr &MI,
297317
const RegBankLLTMapping &Mapping,
298318
SmallSet<Register, 4> &WaterfallSgprs) {
@@ -379,6 +399,8 @@ void RegBankLegalizeHelper::lower(MachineInstr &MI,
379399
return lowerS_BFE(MI);
380400
case SplitTo32:
381401
return lowerSplitTo32(MI);
402+
case SplitTo32Sel:
403+
return lowerSplitTo32Sel(MI);
382404
case SplitLoad: {
383405
LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
384406
unsigned Size = DstTy.getSizeInBits();
@@ -492,7 +514,8 @@ LLT RegBankLegalizeHelper::getBTyFromID(RegBankLLTMappingApplyID ID, LLT Ty) {
492514
case UniInVgprB64:
493515
if (Ty == LLT::scalar(64) || Ty == LLT::fixed_vector(2, 32) ||
494516
Ty == LLT::fixed_vector(4, 16) || Ty == LLT::pointer(0, 64) ||
495-
Ty == LLT::pointer(1, 64) || Ty == LLT::pointer(4, 64))
517+
Ty == LLT::pointer(1, 64) || Ty == LLT::pointer(4, 64) ||
518+
(Ty.isPointer() && Ty.getAddressSpace() > AMDGPUAS::MAX_AMDGPU_ADDRESS))
496519
return Ty;
497520
return LLT();
498521
case SgprB96:

llvm/lib/Target/AMDGPU/AMDGPURegBankLegalizeHelper.h

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -114,6 +114,7 @@ class RegBankLegalizeHelper {
114114
void lowerV_BFE(MachineInstr &MI);
115115
void lowerS_BFE(MachineInstr &MI);
116116
void lowerSplitTo32(MachineInstr &MI);
117+
void lowerSplitTo32Sel(MachineInstr &MI);
117118
};
118119

119120
} // end namespace AMDGPU

llvm/lib/Target/AMDGPU/AMDGPURegBankLegalizeRules.cpp

Lines changed: 7 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -198,7 +198,8 @@ UniformityLLTOpPredicateID LLTToBId(LLT Ty) {
198198
return B32;
199199
if (Ty == LLT::scalar(64) || Ty == LLT::fixed_vector(2, 32) ||
200200
Ty == LLT::fixed_vector(4, 16) || Ty == LLT::pointer(1, 64) ||
201-
Ty == LLT::pointer(4, 64))
201+
Ty == LLT::pointer(4, 64) ||
202+
(Ty.isPointer() && Ty.getAddressSpace() > AMDGPUAS::MAX_AMDGPU_ADDRESS))
202203
return B64;
203204
if (Ty == LLT::fixed_vector(3, 32))
204205
return B96;
@@ -485,8 +486,12 @@ RegBankLegalizeRules::RegBankLegalizeRules(const GCNSubtarget &_ST,
485486
addRulesForGOpcs({G_BR}).Any({{_}, {{}, {None}}});
486487

487488
addRulesForGOpcs({G_SELECT}, StandardB)
489+
.Any({{DivS16}, {{Vgpr16}, {Vcc, Vgpr16, Vgpr16}}})
490+
.Any({{UniS16}, {{Sgpr16}, {Sgpr32AExtBoolInReg, Sgpr16, Sgpr16}}})
488491
.Div(B32, {{VgprB32}, {Vcc, VgprB32, VgprB32}})
489-
.Uni(B32, {{SgprB32}, {Sgpr32AExtBoolInReg, SgprB32, SgprB32}});
492+
.Uni(B32, {{SgprB32}, {Sgpr32AExtBoolInReg, SgprB32, SgprB32}})
493+
.Div(B64, {{VgprB64}, {Vcc, VgprB64, VgprB64}, SplitTo32Sel})
494+
.Uni(B64, {{SgprB64}, {Sgpr32AExtBoolInReg, SgprB64, SgprB64}});
490495

491496
addRulesForGOpcs({G_ANYEXT})
492497
.Any({{UniS16, S1}, {{None}, {None}}}) // should be combined away

llvm/lib/Target/AMDGPU/AMDGPURegBankLegalizeRules.h

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -177,6 +177,7 @@ enum LoweringMethodID {
177177
V_BFE,
178178
VgprToVccCopy,
179179
SplitTo32,
180+
SplitTo32Sel,
180181
Ext32To64,
181182
UniCstExt,
182183
SplitLoad,

0 commit comments

Comments
 (0)