Skip to content

Commit d4d0b5e

Browse files
committed
Fix MIR failure after b922a36
1 parent 2f78081 commit d4d0b5e

File tree

2 files changed

+5
-5
lines changed

2 files changed

+5
-5
lines changed

llvm/test/CodeGen/PowerPC/ppcf128-freeze.mir

Lines changed: 4 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -18,11 +18,11 @@
1818
; CHECK-LABEL: freeze_select
1919
; CHECK: # %bb.0:
2020
; CHECK-NEXT: xxlxor 0, 0, 0
21-
; CHECK-NEXT: fcmpu 5, 2, 2
22-
; CHECK-NEXT: fcmpu 1, 1, 1
23-
; CHECK-NEXT: fcmpu 6, 2, 0
21+
; CHECK-NEXT: fcmpu 1, 2, 2
22+
; CHECK-NEXT: fcmpu 0, 2, 0
23+
; CHECK-NEXT: crnor 20, 7, 2
2424
; CHECK-NEXT: fcmpu 0, 1, 0
25-
; CHECK-NEXT: crnor 20, 23, 26
25+
; CHECK-NEXT: fcmpu 1, 1, 1
2626
; CHECK-NEXT: crand 20, 2, 20
2727
; CHECK-NEXT: bclr 12, 20, 0
2828
; CHECK-NEXT: # %bb.1:

llvm/test/CodeGen/PowerPC/schedule-addi-load.mir

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -112,8 +112,8 @@ body: |
112112
; CHECK-P8: %5:g8rc_and_g8rc_nox0 = RLDICL %0, 0, 32
113113
; CHECK-P8-NEXT: %6:gprc = LBZX %2, %5 :: (load (s8) from %ir.arrayidx)
114114
; CHECK-P8-NEXT: %7:gprc = LBZX %3, %5 :: (load (s8) from %ir.arrayidx4)
115-
; CHECK-P8-NEXT: %8:crrc = CMPLW %6, %7
116115
; CHECK-P8-NEXT: %9:g8rc = ADDI8 %5, 1
116+
; CHECK-P8-NEXT: %8:crrc = CMPLW %6, %7
117117
; CHECK-P8-NEXT: BCC 76, %8
118118
119119
bb.2.while.end:

0 commit comments

Comments
 (0)