Skip to content

[X86][AVX] Match v4f64 blend from shuffle of scalar values. #135753

New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

Merged
merged 14 commits into from
May 6, 2025
Merged
Show file tree
Hide file tree
Changes from all commits
Commits
File filter

Filter by extension

Filter by extension

Conversations
Failed to load comments.
Loading
Jump to
Jump to file
Failed to load files.
Loading
Diff view
Diff view
50 changes: 50 additions & 0 deletions llvm/lib/Target/X86/X86ISelLowering.cpp
Original file line number Diff line number Diff line change
Expand Up @@ -21,6 +21,7 @@
#include "X86TargetMachine.h"
#include "llvm/ADT/SmallBitVector.h"
#include "llvm/ADT/SmallSet.h"
#include "llvm/ADT/SmallVector.h"
#include "llvm/ADT/Statistic.h"
#include "llvm/ADT/StringExtras.h"
#include "llvm/ADT/StringSwitch.h"
Expand All @@ -37,6 +38,7 @@
#include "llvm/CodeGen/MachineModuleInfo.h"
#include "llvm/CodeGen/MachineRegisterInfo.h"
#include "llvm/CodeGen/SDPatternMatch.h"
#include "llvm/CodeGen/SelectionDAGNodes.h"
#include "llvm/CodeGen/TargetLowering.h"
#include "llvm/CodeGen/WinEHFuncInfo.h"
#include "llvm/IR/CallingConv.h"
Expand Down Expand Up @@ -8783,6 +8785,52 @@ static SDValue lowerBuildVectorToBitOp(BuildVectorSDNode *Op, const SDLoc &DL,
return LowerShift(Res, Subtarget, DAG);
}

static bool isShuffleFoldableLoad(SDValue);

/// Attempt to lower a BUILD_VECTOR of scalar values to a shuffle of splats
/// representing a blend.
static SDValue lowerBuildVectorAsBlend(BuildVectorSDNode *BVOp, SDLoc const &DL,
X86Subtarget const &Subtarget,
SelectionDAG &DAG) {
MVT VT = BVOp->getSimpleValueType(0u);

if (VT != MVT::v4f64)
return SDValue();

// Collect unique operands.
auto UniqueOps = SmallSet<SDValue, 16u>();
for (SDValue Op : BVOp->ops()) {
if (isIntOrFPConstant(Op) || Op.isUndef())
return SDValue();
UniqueOps.insert(Op);
}

// Candidate BUILD_VECTOR must have 2 unique operands.
if (UniqueOps.size() != 2u)
return SDValue();

SDValue Op0 = BVOp->getOperand(0u);
UniqueOps.erase(Op0);
SDValue Op1 = *UniqueOps.begin();

if (Subtarget.hasAVX2() || isShuffleFoldableLoad(Op0) ||
isShuffleFoldableLoad(Op1)) {
// Create shuffle mask.
auto const NumElems = VT.getVectorNumElements();
SmallVector<int, 16u> Mask(NumElems);
for (auto I = 0u; I < NumElems; ++I) {
SDValue Op = BVOp->getOperand(I);
Mask[I] = Op == Op0 ? I : I + NumElems;
}
// Create shuffle of splats.
SDValue NewOp0 = DAG.getSplatBuildVector(VT, DL, Op0);
SDValue NewOp1 = DAG.getSplatBuildVector(VT, DL, Op1);
return DAG.getVectorShuffle(VT, DL, NewOp0, NewOp1, Mask);
}

return SDValue();
}

/// Create a vector constant without a load. SSE/AVX provide the bare minimum
/// functionality to do this, so it's all zeros, all ones, or some derivation
/// that is cheap to calculate.
Expand Down Expand Up @@ -9245,6 +9293,8 @@ X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
return Broadcast;
if (SDValue BitOp = lowerBuildVectorToBitOp(BV, dl, Subtarget, DAG))
return BitOp;
if (SDValue Blend = lowerBuildVectorAsBlend(BV, dl, Subtarget, DAG))
return Blend;

unsigned NumZero = ZeroMask.popcount();
unsigned NumNonZero = NonZeroMask.popcount();
Expand Down
92 changes: 61 additions & 31 deletions llvm/test/CodeGen/X86/build-vector-256.ll
Original file line number Diff line number Diff line change
Expand Up @@ -415,20 +415,34 @@ define <32 x i8> @test_buildvector_v32i8(i8 %a0, i8 %a1, i8 %a2, i8 %a3, i8 %a4,
; build vectors of repeated elements

define <4 x double> @test_buildvector_4f64_2_var(double %a0, double %a1) {
; AVX-32-LABEL: test_buildvector_4f64_2_var:
; AVX-32: # %bb.0:
; AVX-32-NEXT: vmovups {{[0-9]+}}(%esp), %xmm0
; AVX-32-NEXT: vmovsd {{.*#+}} xmm1 = mem[0],zero
; AVX-32-NEXT: vmovhps {{.*#+}} xmm1 = xmm1[0,1],mem[0,1]
; AVX-32-NEXT: vinsertf128 $1, %xmm1, %ymm0, %ymm0
; AVX-32-NEXT: retl
; AVX1-32-LABEL: test_buildvector_4f64_2_var:
; AVX1-32: # %bb.0:
; AVX1-32-NEXT: vmovups {{[0-9]+}}(%esp), %xmm0
; AVX1-32-NEXT: vmovsd {{.*#+}} xmm1 = mem[0],zero
; AVX1-32-NEXT: vmovhps {{.*#+}} xmm1 = xmm1[0,1],mem[0,1]
; AVX1-32-NEXT: vinsertf128 $1, %xmm1, %ymm0, %ymm0
; AVX1-32-NEXT: retl
;
; AVX-64-LABEL: test_buildvector_4f64_2_var:
; AVX-64: # %bb.0:
; AVX-64-NEXT: vmovlhps {{.*#+}} xmm2 = xmm1[0],xmm0[0]
; AVX-64-NEXT: vmovlhps {{.*#+}} xmm0 = xmm0[0],xmm1[0]
; AVX-64-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0
; AVX-64-NEXT: retq
; AVX1-64-LABEL: test_buildvector_4f64_2_var:
; AVX1-64: # %bb.0:
; AVX1-64-NEXT: vmovlhps {{.*#+}} xmm2 = xmm1[0],xmm0[0]
; AVX1-64-NEXT: vmovlhps {{.*#+}} xmm0 = xmm0[0],xmm1[0]
; AVX1-64-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0
; AVX1-64-NEXT: retq
;
; AVX2-32-LABEL: test_buildvector_4f64_2_var:
; AVX2-32: # %bb.0:
; AVX2-32-NEXT: vbroadcastsd {{[0-9]+}}(%esp), %ymm0
; AVX2-32-NEXT: vbroadcastsd {{[0-9]+}}(%esp), %ymm1
; AVX2-32-NEXT: vblendps {{.*#+}} ymm0 = ymm1[0,1],ymm0[2,3,4,5],ymm1[6,7]
; AVX2-32-NEXT: retl
;
; AVX2-64-LABEL: test_buildvector_4f64_2_var:
; AVX2-64: # %bb.0:
; AVX2-64-NEXT: vbroadcastsd %xmm1, %ymm1
; AVX2-64-NEXT: vbroadcastsd %xmm0, %ymm0
; AVX2-64-NEXT: vblendps {{.*#+}} ymm0 = ymm0[0,1],ymm1[2,3,4,5],ymm0[6,7]
; AVX2-64-NEXT: retq
%v0 = insertelement <4 x double> poison, double %a0, i32 0
%v1 = insertelement <4 x double> %v0, double %a1, i32 1
%v2 = insertelement <4 x double> %v1, double %a1, i32 2
Expand All @@ -437,25 +451,41 @@ define <4 x double> @test_buildvector_4f64_2_var(double %a0, double %a1) {
}

define <4 x double> @test_buildvector_4f64_2_load(ptr %p0, ptr %p1) {
; AVX-32-LABEL: test_buildvector_4f64_2_load:
; AVX-32: # %bb.0:
; AVX-32-NEXT: movl {{[0-9]+}}(%esp), %eax
; AVX-32-NEXT: movl {{[0-9]+}}(%esp), %ecx
; AVX-32-NEXT: vmovsd {{.*#+}} xmm0 = mem[0],zero
; AVX-32-NEXT: vmovsd {{.*#+}} xmm1 = mem[0],zero
; AVX-32-NEXT: vmovlhps {{.*#+}} xmm2 = xmm1[0],xmm0[0]
; AVX-32-NEXT: vmovlhps {{.*#+}} xmm0 = xmm0[0],xmm1[0]
; AVX-32-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0
; AVX-32-NEXT: retl
; AVX1-32-LABEL: test_buildvector_4f64_2_load:
; AVX1-32: # %bb.0:
; AVX1-32-NEXT: movl {{[0-9]+}}(%esp), %eax
; AVX1-32-NEXT: movl {{[0-9]+}}(%esp), %ecx
; AVX1-32-NEXT: vmovsd {{.*#+}} xmm0 = mem[0],zero
; AVX1-32-NEXT: vmovsd {{.*#+}} xmm1 = mem[0],zero
; AVX1-32-NEXT: vmovlhps {{.*#+}} xmm2 = xmm1[0],xmm0[0]
; AVX1-32-NEXT: vmovlhps {{.*#+}} xmm0 = xmm0[0],xmm1[0]
; AVX1-32-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0
; AVX1-32-NEXT: retl
;
; AVX-64-LABEL: test_buildvector_4f64_2_load:
; AVX-64: # %bb.0:
; AVX-64-NEXT: vmovsd {{.*#+}} xmm0 = mem[0],zero
; AVX-64-NEXT: vmovsd {{.*#+}} xmm1 = mem[0],zero
; AVX-64-NEXT: vmovlhps {{.*#+}} xmm2 = xmm1[0],xmm0[0]
; AVX-64-NEXT: vmovlhps {{.*#+}} xmm0 = xmm0[0],xmm1[0]
; AVX-64-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0
; AVX-64-NEXT: retq
; AVX1-64-LABEL: test_buildvector_4f64_2_load:
; AVX1-64: # %bb.0:
; AVX1-64-NEXT: vmovsd {{.*#+}} xmm0 = mem[0],zero
; AVX1-64-NEXT: vmovsd {{.*#+}} xmm1 = mem[0],zero
; AVX1-64-NEXT: vmovlhps {{.*#+}} xmm2 = xmm1[0],xmm0[0]
; AVX1-64-NEXT: vmovlhps {{.*#+}} xmm0 = xmm0[0],xmm1[0]
; AVX1-64-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0
; AVX1-64-NEXT: retq
;
; AVX2-32-LABEL: test_buildvector_4f64_2_load:
; AVX2-32: # %bb.0:
; AVX2-32-NEXT: movl {{[0-9]+}}(%esp), %eax
; AVX2-32-NEXT: movl {{[0-9]+}}(%esp), %ecx
; AVX2-32-NEXT: vbroadcastsd (%ecx), %ymm0
; AVX2-32-NEXT: vbroadcastsd (%eax), %ymm1
; AVX2-32-NEXT: vblendps {{.*#+}} ymm0 = ymm1[0,1],ymm0[2,3,4,5],ymm1[6,7]
; AVX2-32-NEXT: retl
;
; AVX2-64-LABEL: test_buildvector_4f64_2_load:
; AVX2-64: # %bb.0:
; AVX2-64-NEXT: vbroadcastsd (%rsi), %ymm0
; AVX2-64-NEXT: vbroadcastsd (%rdi), %ymm1
; AVX2-64-NEXT: vblendps {{.*#+}} ymm0 = ymm1[0,1],ymm0[2,3,4,5],ymm1[6,7]
; AVX2-64-NEXT: retq
%a0 = load double, ptr %p0
%a1 = load double, ptr %p1
%v0 = insertelement <4 x double> poison, double %a0, i32 0
Expand Down
106 changes: 68 additions & 38 deletions llvm/test/CodeGen/X86/build-vector-512.ll
Original file line number Diff line number Diff line change
@@ -1,8 +1,8 @@
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc < %s -mtriple=i686-unknown-unknown -mattr=+avx512f | FileCheck %s --check-prefix=AVX-32
; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512f | FileCheck %s --check-prefix=AVX-64
; RUN: llc < %s -mtriple=i686-unknown-unknown -mattr=+avx512f,+avx512bw | FileCheck %s --check-prefix=AVX-32
; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512f,+avx512bw | FileCheck %s --check-prefix=AVX-64
; RUN: llc < %s -mtriple=i686-unknown-unknown -mattr=+avx512f | FileCheck %s --check-prefixes=AVX-32,AVX512F-32
; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512f | FileCheck %s --check-prefixes=AVX-64,AVX512F-64
; RUN: llc < %s -mtriple=i686-unknown-unknown -mattr=+avx512f,+avx512bw | FileCheck %s --check-prefixes=AVX-32,AVX512BW-32
; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512f,+avx512bw | FileCheck %s --check-prefixes=AVX-64,AVX512BW-64

define <8 x double> @test_buildvector_v8f64(double %a0, double %a1, double %a2, double %a3, double %a4, double %a5, double %a6, double %a7) {
; AVX-32-LABEL: test_buildvector_v8f64:
Expand Down Expand Up @@ -480,23 +480,37 @@ define <64 x i8> @test_buildvector_v64i8(i8 %a0, i8 %a1, i8 %a2, i8 %a3, i8 %a4,
; build vectors of repeated elements

define <8 x double> @test_buildvector_8f64_2_var(double %a0, double %a1) {
; AVX-32-LABEL: test_buildvector_8f64_2_var:
; AVX-32: # %bb.0:
; AVX-32-NEXT: vmovddup {{.*#+}} xmm0 = mem[0,0]
; AVX-32-NEXT: vmovups {{[0-9]+}}(%esp), %xmm1
; AVX-32-NEXT: vinsertf128 $1, %xmm1, %ymm0, %ymm2
; AVX-32-NEXT: vinsertf128 $1, %xmm0, %ymm1, %ymm0
; AVX-32-NEXT: vinsertf64x4 $1, %ymm2, %zmm0, %zmm0
; AVX-32-NEXT: retl
; AVX512F-32-LABEL: test_buildvector_8f64_2_var:
; AVX512F-32: # %bb.0:
; AVX512F-32-NEXT: vbroadcastsd {{[0-9]+}}(%esp), %zmm0
; AVX512F-32-NEXT: movb $-126, %al
; AVX512F-32-NEXT: kmovw %eax, %k1
; AVX512F-32-NEXT: vbroadcastsd {{[0-9]+}}(%esp), %zmm0 {%k1}
; AVX512F-32-NEXT: retl
;
; AVX-64-LABEL: test_buildvector_8f64_2_var:
; AVX-64: # %bb.0:
; AVX-64-NEXT: vmovddup {{.*#+}} xmm0 = xmm0[0,0]
; AVX-64-NEXT: vmovlhps {{.*#+}} xmm1 = xmm0[0],xmm1[0]
; AVX-64-NEXT: vinsertf128 $1, %xmm1, %ymm0, %ymm2
; AVX-64-NEXT: vinsertf128 $1, %xmm0, %ymm1, %ymm0
; AVX-64-NEXT: vinsertf64x4 $1, %ymm2, %zmm0, %zmm0
; AVX-64-NEXT: retq
; AVX512F-64-LABEL: test_buildvector_8f64_2_var:
; AVX512F-64: # %bb.0:
; AVX512F-64-NEXT: vbroadcastsd %xmm0, %zmm0
; AVX512F-64-NEXT: movb $-126, %al
; AVX512F-64-NEXT: kmovw %eax, %k1
; AVX512F-64-NEXT: vbroadcastsd %xmm1, %zmm0 {%k1}
; AVX512F-64-NEXT: retq
;
; AVX512BW-32-LABEL: test_buildvector_8f64_2_var:
; AVX512BW-32: # %bb.0:
; AVX512BW-32-NEXT: vbroadcastsd {{[0-9]+}}(%esp), %zmm0
; AVX512BW-32-NEXT: movb $-126, %al
; AVX512BW-32-NEXT: kmovd %eax, %k1
; AVX512BW-32-NEXT: vbroadcastsd {{[0-9]+}}(%esp), %zmm0 {%k1}
; AVX512BW-32-NEXT: retl
;
; AVX512BW-64-LABEL: test_buildvector_8f64_2_var:
; AVX512BW-64: # %bb.0:
; AVX512BW-64-NEXT: vbroadcastsd %xmm0, %zmm0
; AVX512BW-64-NEXT: movb $-126, %al
; AVX512BW-64-NEXT: kmovd %eax, %k1
; AVX512BW-64-NEXT: vbroadcastsd %xmm1, %zmm0 {%k1}
; AVX512BW-64-NEXT: retq
%v0 = insertelement <8 x double> poison, double %a0, i32 0
%v1 = insertelement <8 x double> %v0, double %a1, i32 1
%v2 = insertelement <8 x double> %v1, double %a0, i32 2
Expand All @@ -509,25 +523,41 @@ define <8 x double> @test_buildvector_8f64_2_var(double %a0, double %a1) {
}

define <8 x double> @test_buildvector_8f64_2_load(ptr %p0, ptr %p1) {
; AVX-32-LABEL: test_buildvector_8f64_2_load:
; AVX-32: # %bb.0:
; AVX-32-NEXT: movl {{[0-9]+}}(%esp), %eax
; AVX-32-NEXT: movl {{[0-9]+}}(%esp), %ecx
; AVX-32-NEXT: vmovddup {{.*#+}} xmm0 = mem[0,0]
; AVX-32-NEXT: vmovhps {{.*#+}} xmm1 = xmm0[0,1],mem[0,1]
; AVX-32-NEXT: vinsertf128 $1, %xmm1, %ymm0, %ymm2
; AVX-32-NEXT: vinsertf128 $1, %xmm0, %ymm1, %ymm0
; AVX-32-NEXT: vinsertf64x4 $1, %ymm2, %zmm0, %zmm0
; AVX-32-NEXT: retl
; AVX512F-32-LABEL: test_buildvector_8f64_2_load:
; AVX512F-32: # %bb.0:
; AVX512F-32-NEXT: movl {{[0-9]+}}(%esp), %eax
; AVX512F-32-NEXT: movl {{[0-9]+}}(%esp), %ecx
; AVX512F-32-NEXT: vbroadcastsd (%ecx), %zmm0
; AVX512F-32-NEXT: movb $-126, %cl
; AVX512F-32-NEXT: kmovw %ecx, %k1
; AVX512F-32-NEXT: vbroadcastsd (%eax), %zmm0 {%k1}
; AVX512F-32-NEXT: retl
;
; AVX-64-LABEL: test_buildvector_8f64_2_load:
; AVX-64: # %bb.0:
; AVX-64-NEXT: vmovddup {{.*#+}} xmm0 = mem[0,0]
; AVX-64-NEXT: vmovhps {{.*#+}} xmm1 = xmm0[0,1],mem[0,1]
; AVX-64-NEXT: vinsertf128 $1, %xmm1, %ymm0, %ymm2
; AVX-64-NEXT: vinsertf128 $1, %xmm0, %ymm1, %ymm0
; AVX-64-NEXT: vinsertf64x4 $1, %ymm2, %zmm0, %zmm0
; AVX-64-NEXT: retq
; AVX512F-64-LABEL: test_buildvector_8f64_2_load:
; AVX512F-64: # %bb.0:
; AVX512F-64-NEXT: vbroadcastsd (%rdi), %zmm0
; AVX512F-64-NEXT: movb $-126, %al
; AVX512F-64-NEXT: kmovw %eax, %k1
; AVX512F-64-NEXT: vbroadcastsd (%rsi), %zmm0 {%k1}
; AVX512F-64-NEXT: retq
;
; AVX512BW-32-LABEL: test_buildvector_8f64_2_load:
; AVX512BW-32: # %bb.0:
; AVX512BW-32-NEXT: movl {{[0-9]+}}(%esp), %eax
; AVX512BW-32-NEXT: movl {{[0-9]+}}(%esp), %ecx
; AVX512BW-32-NEXT: vbroadcastsd (%ecx), %zmm0
; AVX512BW-32-NEXT: movb $-126, %cl
; AVX512BW-32-NEXT: kmovd %ecx, %k1
; AVX512BW-32-NEXT: vbroadcastsd (%eax), %zmm0 {%k1}
; AVX512BW-32-NEXT: retl
;
; AVX512BW-64-LABEL: test_buildvector_8f64_2_load:
; AVX512BW-64: # %bb.0:
; AVX512BW-64-NEXT: vbroadcastsd (%rdi), %zmm0
; AVX512BW-64-NEXT: movb $-126, %al
; AVX512BW-64-NEXT: kmovd %eax, %k1
; AVX512BW-64-NEXT: vbroadcastsd (%rsi), %zmm0 {%k1}
; AVX512BW-64-NEXT: retq
%a0 = load double, ptr %p0
%a1 = load double, ptr %p1
%v0 = insertelement <8 x double> poison, double %a0, i32 0
Expand Down
Loading